Difference between revisions of "Publications"

From Genesis2
Jump to: navigation, search
(Genesis2 and Chip Generator Related Publication)
(Genesis2 and Chip Generator Related Publication)
 
(27 intermediate revisions by 2 users not shown)
Line 1: Line 1:
 
== Genesis2 and Chip Generator Related Publication ==
 
== Genesis2 and Chip Generator Related Publication ==
 +
 +
 +
* <b> "Design principles for packet parsers"</b> G. Gibb, G. Varghese, M. Horowitz, and N. McKeown.  ANCS '13, Oct. 2013.
 +
 +
 +
* <b>“An area-efficient minimum-time FFT schedule using single-ported memory,”</b> Stephen Richardson, Ofer Shacham, Dejan Markovic and Mark Horowitz. (To appear in) Proc. 21st IFIP/IEEE International Conference on Very Large Scale Integration (VLSI-SoC), 2013.
 +
 +
 +
* <b>“Glen Thesis Name Place Holder,”</b> Glen Gibb. Stanford 2013.
 +
 +
 +
* <b>“Specifying and Validating Memory Protocols for Chip Generators”</b> Megan Wachs. Stanford 2013. ([http://www.stanford.edu/~wachs/pubs/wachs_thesis.pdf pdf] [http://www.stanford.edu/~wachs/pubs/wachs_thesis_orals.pdf slides])
 +
 +
 +
* <b>“FPU Generator for Design Space Exploration,”</b> Sameh Galal, Ofer Shacham, John S. Brunhaver II, Jing Pu, Artem Vassiliev, Mark Horowitz. Proc. 21st IEEE International Symposium on Computer Arithmetic (ARITH21), 2013.
 +
 +
 +
* <b>“Local Interpolation-based Polar Format SAR: Algorithm, Hardware Implementation and Design Automation,”</b> Qiuling Zhu, Christian R. Berger, Eric L. Turner, Larry Pileggi, Franz Franchetti,  To appear in: The Journal of Signal Processing Systems
 +
 +
 +
* <b>“Avoiding Game Over: Bringing Design to the Next Level,”</b> Ofer Shacham, Megan Wachs, Andrew Danowitz, Sameh Galal, John Brunhaver, Wajahat Qadeer, Sabarish Sankaranarayanan, Artem Vassiliev, Stephen Richardson, Mark Horowitz. Proc. Design Automation Conference (DAC), 2012.
 +
 +
 +
* <b>“Design Automation Framework for Application-Specific Logic-in-Memory Blocks,”</b> Qiuling Zhu, Kaushik Vaidyanathan, Ofer Shacham, Mark Horowitz, Larry Pileggi and Franz Franchetti. Proc. Application-specific Systems, Architectures and Processors (ASAP) 2012.
 +
 +
 +
* <b>"Polar Format Synthetic Aperture Radar In Energy Efficient Application-Specific Logic-In-Memory,"</b> Qiuling Zhu, Christian R. Berger, Eric L. Turnerz,  Larry Pileggi, Franz Franchetti, Proc. International Conference on Acoustics, Speech, and Signal Processing (ICASSP), 2012.
 +
  
 
* <b>"Application-Specific Logic-in-Memory for Polar Format Synthetic Aperture Radar,"</b> Qiuling Zhu, Eric L. Turner, Christian R. Berger, Larry Pileggi, Franz Franchetti.  Proc. High Performance Embedded Computing (HPEC), 2011.([http://www.ece.cmu.edu/~franzf/papers/hpec2011-memory.pdf Paper pdf])
 
* <b>"Application-Specific Logic-in-Memory for Polar Format Synthetic Aperture Radar,"</b> Qiuling Zhu, Eric L. Turner, Christian R. Berger, Larry Pileggi, Franz Franchetti.  Proc. High Performance Embedded Computing (HPEC), 2011.([http://www.ece.cmu.edu/~franzf/papers/hpec2011-memory.pdf Paper pdf])
Line 5: Line 33:
  
 
* <b>"Creating Chip Generators for Efficient Computing at Low NRE Design Costs,"</b> O. Shacham. High Performance Embedded Computing (HPEC) 2011. Invited talk. ([[File:shacham-hpec2011--chip-generators--.pdf|Slides in pdf format]])
 
* <b>"Creating Chip Generators for Efficient Computing at Low NRE Design Costs,"</b> O. Shacham. High Performance Embedded Computing (HPEC) 2011. Invited talk. ([[File:shacham-hpec2011--chip-generators--.pdf|Slides in pdf format]])
 +
  
 
* <b>"Chip multiprocessor generator: automatic generation of custom and heterogeneous compute platforms,"</b> O. Shacham. PhD Thesis, Stanford University 2011 ([http://purl.stanford.edu/wv793rg3775 Stanford Digital Repository])
 
* <b>"Chip multiprocessor generator: automatic generation of custom and heterogeneous compute platforms,"</b> O. Shacham. PhD Thesis, Stanford University 2011 ([http://purl.stanford.edu/wv793rg3775 Stanford Digital Repository])
 +
 +
 +
* <b>"Generating/Programming/Validating the Uncore,"</b> M. Wachs. C2S2 Annual Review Presentation 2010 ([[File:2010c2s2_slides_Wachs.pdf | Slides in pdf format]])
 +
  
 
* <b>"Rethinking Digital Design: Why Design Must Change,"</b> O. Shacham, O. Azizi, M. Wachs, W. Qadeer, Z. Asgar, K. Kelley, J.P. Stevenson, A. Solomatnikov, A. Firoozshahian, B.C. Lee, S. Richardson, M. Horowitz.  IEEE Micro, Nov/Dec 2010. ([http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=5567087| IEEE Explore] or [http://www.computer.org/portal/web/computingnow/0211/whatsnew/micro| IEEE Computer Society])
 
* <b>"Rethinking Digital Design: Why Design Must Change,"</b> O. Shacham, O. Azizi, M. Wachs, W. Qadeer, Z. Asgar, K. Kelley, J.P. Stevenson, A. Solomatnikov, A. Firoozshahian, B.C. Lee, S. Richardson, M. Horowitz.  IEEE Micro, Nov/Dec 2010. ([http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=5567087| IEEE Explore] or [http://www.computer.org/portal/web/computingnow/0211/whatsnew/micro| IEEE Computer Society])

Latest revision as of 23:38, 29 August 2013

Genesis2 and Chip Generator Related Publication

  • "Design principles for packet parsers" G. Gibb, G. Varghese, M. Horowitz, and N. McKeown. ANCS '13, Oct. 2013.


  • “An area-efficient minimum-time FFT schedule using single-ported memory,” Stephen Richardson, Ofer Shacham, Dejan Markovic and Mark Horowitz. (To appear in) Proc. 21st IFIP/IEEE International Conference on Very Large Scale Integration (VLSI-SoC), 2013.


  • “Glen Thesis Name Place Holder,” Glen Gibb. Stanford 2013.


  • “Specifying and Validating Memory Protocols for Chip Generators” Megan Wachs. Stanford 2013. (pdf slides)


  • “FPU Generator for Design Space Exploration,” Sameh Galal, Ofer Shacham, John S. Brunhaver II, Jing Pu, Artem Vassiliev, Mark Horowitz. Proc. 21st IEEE International Symposium on Computer Arithmetic (ARITH21), 2013.


  • “Local Interpolation-based Polar Format SAR: Algorithm, Hardware Implementation and Design Automation,” Qiuling Zhu, Christian R. Berger, Eric L. Turner, Larry Pileggi, Franz Franchetti, To appear in: The Journal of Signal Processing Systems


  • “Avoiding Game Over: Bringing Design to the Next Level,” Ofer Shacham, Megan Wachs, Andrew Danowitz, Sameh Galal, John Brunhaver, Wajahat Qadeer, Sabarish Sankaranarayanan, Artem Vassiliev, Stephen Richardson, Mark Horowitz. Proc. Design Automation Conference (DAC), 2012.


  • “Design Automation Framework for Application-Specific Logic-in-Memory Blocks,” Qiuling Zhu, Kaushik Vaidyanathan, Ofer Shacham, Mark Horowitz, Larry Pileggi and Franz Franchetti. Proc. Application-specific Systems, Architectures and Processors (ASAP) 2012.


  • "Polar Format Synthetic Aperture Radar In Energy Efficient Application-Specific Logic-In-Memory," Qiuling Zhu, Christian R. Berger, Eric L. Turnerz, Larry Pileggi, Franz Franchetti, Proc. International Conference on Acoustics, Speech, and Signal Processing (ICASSP), 2012.


  • "Application-Specific Logic-in-Memory for Polar Format Synthetic Aperture Radar," Qiuling Zhu, Eric L. Turner, Christian R. Berger, Larry Pileggi, Franz Franchetti. Proc. High Performance Embedded Computing (HPEC), 2011.(Paper pdf)



  • "Chip multiprocessor generator: automatic generation of custom and heterogeneous compute platforms," O. Shacham. PhD Thesis, Stanford University 2011 (Stanford Digital Repository)



  • "Rethinking Digital Design: Why Design Must Change," O. Shacham, O. Azizi, M. Wachs, W. Qadeer, Z. Asgar, K. Kelley, J.P. Stevenson, A. Solomatnikov, A. Firoozshahian, B.C. Lee, S. Richardson, M. Horowitz. IEEE Micro, Nov/Dec 2010. (IEEE Explore or IEEE Computer Society)